Alif Semiconductor /AE302F80C1557LE_CM55_HE_View /CLKCTL_PER_MST /TX_DPHY_CTRL0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as TX_DPHY_CTRL0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (BIST_ON)BIST_ON 0 (BIST_DONE)BIST_DONE 0 (BIST_OK)BIST_OK 0 (CONT_EN)CONT_EN 0 (Val_0x0)TESTPORT_SEL 0 (Val_0x0)TXRXZ 0 (Val_0x0)BASEDIR 0HSFREQRANGE0CFGCLKFREQRANGE

TXRXZ=Val_0x0, TESTPORT_SEL=Val_0x0, BASEDIR=Val_0x0

Description

MIPI-DPHY TX Control Register 0

Fields

BIST_ON

BIST ON

BIST_DONE

BIST done

BIST_OK

BIST OK

CONT_EN

This bit places the PHY in IO continuity test mode. All other PHY control bits should be placed in their default values.

TESTPORT_SEL

Test port select

0 (Val_0x0): Select TX_TESTPORT

1 (Val_0x1): Select RX_TESTPORT

TXRXZ

Selects master or slave configuration for the PHY. The configuration applies to all the PHY lanes (data and clock).

0 (Val_0x0): Slave-side D-PHY implementation

1 (Val_0x1): Master-side D-PHY implementation

BASEDIR

Configures the base direction for PHY data lane 0 (bit [12]) and data lane 1 (bit [13]).

0 (Val_0x0): Configures lane as TX upon startup of the PHY

1 (Val_0x1): Configures lane as RX

HSFREQRANGE

Module operating frequency

CFGCLKFREQRANGE

Input reference clock frequency

Links

() ()